



#### POLITEHNICA UNIVERSITY OF BUCHAREST

#### Doctoral School of Electronics, Telecommunications and Information Technology

Decision No. \_\_\_\_ from DD-MM-YYYY

ANALOG DEVICES INC.

## Ph.D. THESIS SUMMARY

## **Gabriel BANARIE**

## SENZORI DE TEMPERATURĂ MONOLITICI AVANSAȚI

## ADVANCED MONOLITHIC TEMPERATURE SENSORS

#### THESIS COMMITTEE

Prof. Dr. Ing. Bogdan IonescuPolitehnica Univ. of BucharestProf. Dr. Ing. Mircea BODEAPolitehnica Univ. of Bucharest

President

PhD Supervisor

**BUCHAREST 2021** 

## **Table of Contents**

| Chapter   | 1 What is temperature? Why do we need to measure it?                         | 1 |
|-----------|------------------------------------------------------------------------------|---|
| 1.2       | A never-ending trade-off: performance vs. cost                               | l |
| 1.3       | Goals of this thesis                                                         | 2 |
| 1.4       | Brief summary                                                                | 2 |
| Chapter 2 | 2 Practical implementations of electrical temperature sensors                | 4 |
| 2.5       | Bandgap sensors                                                              | 1 |
| Chapter 3 | 3 A New High Performance Temperature Sensor (HPTS) Architecture              | 5 |
| 3.1       | HPTS circuit and basic operation                                             | 5 |
| Chapter 4 | 4 Silicon Implementation of HPTS and Measurement Results                     | 7 |
| 4.1       | CMOS implementation                                                          | 7 |
| 4.1.      | 1 CMOS circuit design                                                        | 7 |
| 4.1.      | 2 CMOS circuit simulation results                                            | 3 |
| 4.1.      | 3 Silicon evaluation of the CMOS implementation                              | ) |
| Chapter : | 5 An Ultra-High Performance Temperature Sensor (UHPTS)10                     | ) |
| 5.1       | UHPTS complementary BJT double output cell variant 10                        | ) |
| 5.1.      | 1 UHPTS complementary BJT circuit operation                                  | l |
| 5.2       | BiCMOS implementation                                                        | l |
| 5.2.      | 2 UHPTS circuit simulation results                                           | l |
| 5.2.      | 3 Silicon evaluation of the BiCMOS implementation                            | 2 |
| 5.2.      | 4 Figure of merit of the BiCMOS implementation                               | 3 |
| Chapter   | 6 Mitigation of residual nonlinearity in bandgap temperature sensors14       | 4 |
| 6.2       | An advanced circuit topology which mitigates reverse Early effects           | 1 |
| 6.3       | Simulation of ultra-linear temperature sensing circuit                       | 5 |
| 6.4       | Rationale for using an ADC with the ultra-linear temperature sensing circuit | 5 |
| Chapter ' | 7 A high linearity Sigma-Delta ADC architecture1                             | 7 |
| 7.4       | MASH 2–2 modulator 17                                                        | 7 |
| Chapter   | 8 A Discrete-Time Sigma-Delta ADC with Multi-bit Feed-back Loop19            | 9 |
| 8.2       | Ideal DAC performance and effects of component mismatch                      | ) |
| 8.3       | Noise-shaped element usage                                                   | ) |
| 8.4       | Power analysis                                                               | ) |
| 8.4.      | 1 Estimation of the supply current required by the integrators               | ) |

#### Advanced Monolithic Temperature Sensors

| 8.4.       | 4 Total settling time                            | 21 |
|------------|--------------------------------------------------|----|
| 8.5        | Estimated figure of merit improvement            | 21 |
| Chapter    | 9 Conclusions                                    | 22 |
| 9.1        | Original contributions and discussion of results | 22 |
| 9.2        | List of original works                           | 24 |
| 9.3        | Future research                                  | 25 |
| References |                                                  |    |

# Chapter 1 What is temperature? Why do we need to measure it?

The puzzle of measuring temperature has been largely solved. Precision thermometry may be achieved through a large range of methods (black body radiation [8], electrical potential or resistance, nuclear magnetic resonance [9], to name but a few). The outstanding problem is how to do so with as little costs, as conveniently and as precisely possible.

### 1.2 A never-ending trade-off: performance vs. cost

Accurate commercial thermometers are calibrated periodically at multiple points and / or characterised in tables with temperature intervals between points as low as  $1^{\circ}F$ [18]. These are generally very expensive devices and periodic calibration is a significant portion of total operating cost.

Industrial, automotive, medical, and meteorological thermometers are generally based on resistance temperature detectors (RTDs), thermocouples, thermistors or diodes with additional conditioning electronic circuitry [19] [20] [21]. These solutions cannot be integrated, and this fact sets a lower limit for their price.

At the lower end of the performance range we find cheap monolithic (in many situations disposable [22]) sensors, usually intended for the Internet of Things (IoT) [23] and consumer markets. Cost, footprint and power consumption are key market requirements for such sensors, leaving performance (as resolution and accuracy) last. An Internet search can quickly show an abundance of such sensors offered by multiple manufacturers. For example, one large online distributor [24] offers more than 1500 different generics of monolithic temperature sensors recommended for new designs!

There is scope in researching performance improvements of such sensors without sacrificing their other attributes (like low power, cost and size), thus allowing them to displace more expensive solutions in precision markets, at least for applications with temperature ranges compatible to operating temperature ranges of silicon-based integrated circuits.

## **1.3 Goals of this thesis**

This thesis researches silicon bandgap sensors aiming to reduce their errors. Their small size and low cost due to advances in manufacturing technology of integrated circuits make them a very compelling solution in many modern applications.

Total inaccuracy of a temperature sensor consists of three error quantities: offset error, gain error, and nonlinearity. In this research, the accent is put on development of circuits with improved linearity which may be used in monolithic temperature sensors, thus reducing the required number of calibration points, and therefore lowering the total cost of use in precision applications.

New circuit architectures will be proposed. Circuit design techniques and SPICE modelling will be used to design integrated temperature sensors in standard manufacturing processes for integrated circuits.

Circuits are fabricated and then submitted to a thorough prototype evaluation procedure. By performing accurate comparison calibration in an oil bath against a laboratory grade RTD thermometer, the final goal is to prove that the inaccuracy of mass-produced silicon bandgap temperature sensors can be improved.

The aim of this research is to obtain an accuracy better than 0.1K in the industrial temperature range of  $-40^{\circ}C$  to  $125^{\circ}C$  after only a two-point calibration in production, without the need of additional digital correction of non-linearity.

## **1.4 Brief summary**

In Chapter 2, this thesis will discuss first the most common practical implementations of electrical temperature sensors. Both output resistance and output voltage sensors are going to be analysed. State of the art implementations will then be described and their performances, reviewed.

A proposed new bandgap temperature sensor architecture will be described in Chapter 3, and its possible variants are going to be analysed in detail. Trade-offs between performance and variants of manufacturing process will be also discussed.

A practical implementation of the proposed sensor will be covered in Chapter 3. Design decisions, simulation results will be discussed.

Technical aspects of the evaluation setup, including constraints imposed by the targeted level of accuracy will be presented in Chapter 4. Prototype measurement procedure and collected data will be processed and summarised. It will be shown that the proposed circuit may achieve a nonlinearity of  $\pm 0.4^{\circ}C$  in the temperature range of  $-40^{\circ}C$  to  $125^{\circ}C$ .

The development of an improved version of the proposed circuit will then be covered in Chapter 5. The new architecture will also be implemented in silicon and the prototype evaluated. It will be shown that the proposed circuit may achieve a nonlinearity of  $-0.065^{\circ}C/+0.035^{\circ}C$  in the temperature range of  $-20^{\circ}C$  to  $125^{\circ}C$ .

Further research which seeks to address the residual nonlinearity of the proposed designs will then be presented as an architecture developed to the level of advanced simulation in Chapter 6. It will be shown that this topology has the potential to achieve a nonlinearity as low as 2.22mK in the temperature range of  $-40^{\circ}C$  to  $125^{\circ}C$ .

Also, the development of an architecture of a suitable sigma-delta analogue-to-digital converter (ADC) to process the output of the temperature sensing circuit will further be investigated. A new mathematical method of describing the operation of feed-forward discrete time second-order sigma-delta topologies will be discussed in Chapter 7, and a multi-bit ADC architecture suitable for DC signals while maintaining good linearity will be proposed in Chapter 8.

Finally, in Chapter 9, the measured performance of this work will be discussed in relation with other state of the art temperature measurement solutions. Figures of merit established in the field will be used to make meaningful comparations. Conclusions will be drawn, and it will be established in what degree the initial research goals will have been achieved along with future avenues for research uncovered during this work.

# Chapter 2 Practical implementations of electrical temperature sensors

Discussed in this chapter is implementation of most common electrical temperature sensors, as well as electronic circuitry required to process their output signals. RTDs, thermistors, diodes, bandgap circuits and silicon diffusivity temperature sensing mechanisms will be analysed. State of the art integrated implementations will also be presented in detail.

#### 2.5 Bandgap sensors

If two bipolar transistors share process parameters and operate at the same junction temperature, but at different current densities, equation (2.14) may be used to determine the difference between the base-emitter voltages of the two transistors as

$$\Delta V_{BE}(T) = V_{BE_2}(T) - V_{BE_2}(T) \cong \frac{kT}{q} \cdot \ln \frac{J_{C_2}(T)}{J_{C_1}(T)} , \qquad (2.18)$$

where  $J_{C_1}(T)$  and  $J_{C_2}(T)$  are the collector current densities of the two transistors. Furthermore, if the circuit is designed in such a way that the two current densities are in a predetermined ratio n, not dependent on temperature, (2.18) may be simplified to

$$\Delta V_{BE}(T) \cong \frac{kT}{q} \cdot \ln n \,. \tag{2.19}$$

This equation states that the difference between the base-emitter voltages of two transistors biased with same-type collector currents is Proportional To Absolute Temperature (PTAT), and therefore a temperature sensor. Equation (2.19) describes accurately the temperature variation of a  $\Delta V_{BE}$  voltage when the transistors operate at collector currents significantly larger than saturation currents and base width modulation is not present.

# Chapter 3 A New High Performance Temperature Sensor (HPTS) Architecture

A silicon integrated temperature sensing circuit with voltage output should have low sensitivity to mismatches between its components, good power supply rejection and low output impedance [61] [62]. Low output impedance is a key factor in improving the signal to noise ratio by allowing cascading of multiple temperature sensing circuits and thus adding up their output signals.

Staring with Prof. Marinca's original patent [63], a new cell topology is proposed and further improved to generate a PTAT voltage [64].



Figure 3.1. Proposed  $\Delta V_{BE}$  cell. Simplified schematic.

#### **3.1 HPTS circuit and basic operation**

Studying the simplified schematic of Figure 3.1, we can see that transistor  $Q_1$  operates at high collector current density and transistor  $Q_2$  operates at low collector current density.

Transistors  $Q_2$  and  $M_3$  form a nested amplifier. The output voltage develops across the channel of transistor  $M_3$ , as shown in (2.19). We will analyse this topology from the perspective of immunity to Early effect and offset voltage of  $M_3$ . We will also assess the output resistance and variation of supply current with load.

As described by equation (2.19), the nominal output of bandgap temperature sensors does not depend on their supply current. A simple SPICE simulation highlighting this property of bandgap temperature sensors is shown in Figure 3.6.



Figure 3.6. Simulation of output voltage of the proposed cell as a function of biasing current.

The simulation assumes ambient temperature of  $27^{\circ}C$  and a current density ratio of n = 8. The value of biasing current sources  $I_4 = I_5 = ibias$  is swept during the simulation. Conventional bandgap temperature sensors discussed in section 2.5 rely on resistors to develop a  $\Delta V_{BE}$  voltage. Therefore, they require a large die area when operating at reduced bias currents. An important advantage of the proposed cell is the ability to operate with very low bias currents (in the *nA* range) only by scaling currents using active current mirrors, which require significantly less area than resistor-based topologies.

# **Chapter 4 Silicon Implementation of HPTS and Measurement Results**

Variants of the proposed architecture have been implemented in various process technologies. One implementation is discussed in detail in this chapter: a standard CMOS implementation in 0.18µm 3.3V TSMC.

#### **4.1 CMOS implementation**

The temperature sensor embedded in AD7124 [67], a low power Sigma-Delta industrial precision ADC developed and manufactured by Analog Devices, relies on a stack of  $\Delta V_{BE}$  generating cells using the CMOS variant of the architecture discussed in Chapter 3. The parts are fabricated in standard 0.18µm CMOS process from TSMC.

#### 4.1.1 CMOS circuit design

The temperature sensor in AD7124 is implemented as a stack of five cells as described in section 3.2. Its architecture and top level circuit schematic are shown in Figure 4.2 and Figure 4.3 respectively. The circuit operates of a regulated supply of  $1.9V \pm 100 mV$ .

Matching of the current sources implemented with PMOS transistors determines the variability of the sensitivity of the temperature sensor which, for a circuit implemented with a stack of four cells and one double output cell with 1:48 current density ratio, is approximately  $2mV/^{\circ}C$  nominally. Stacking of cells is also beneficial in reducing the mismatch error. If mismatch of the current sources changes with temperature, it will translate directly into non-linearity of the temperature sensor.



Figure 4.2. Architecture of the temperature sensor in AD7124.

#### 4.1.2 CMOS circuit simulation results

SPICE simulations were performed on the schematic of the temperature sensor to determine circuit operation across process corners, voltage supply variation, bias current variation, and temperature.

A second set of simulations was run to determine stability of all feed-back loops. Two feed-back loops were analysed in each cell. One loop consists of the nested amplifier. The second loop provides base currents to the BJT pair.

A third set of simulations was run to determine temperature sensitivity and output variation across simulation conditions. The results are shown in Figure 4.18.

The predicted sensitivity of  $2mV/^{\circ}C$  is observed in simulation. A variation of  $210.8\mu V$  corresponding to a temperature inaccuracy of  $\pm 0.053^{\circ}C$  is observed.

Finally, a 200 trials Monte-Carlo simulation was performed for nominal conditions to assess the impact of mismatch in the PMOS current sources. A mismatch-induced variation of 1.714mV is observed, corresponding to a temperature inaccuracy of  $\pm 0.429^{\circ}C$ . It is obvious that mismatch is the dominant cause for temperature inaccuracy of the proposed design.

#### **4.1.3 Silicon evaluation of the CMOS implementation**

Initial evaluation of the CMOS temperature sensor using a temperature forcing system [72] showed sensor accuracy better than that of the temperature measurement system used in the lab. A more accurate method of evaluation was used subsequently.

A lot of 30 devices were evaluated in oil bath over  $-40^{\circ}C$  to  $125^{\circ}C$  and measurements shown in Figure 4.20 indicated an offset variability of  $\pm 3\sigma = \pm 1.15^{\circ}C$ .

After removing the offset and gain errors by performing a two-point linear calibration at  $25^{\circ}C$  and  $85^{\circ}C$ , the remaining nonlinearity was found very consistent and better than  $\pm 0.4^{\circ}C$ , as in is shown in Figure 4.21.



Figure 4.21. Nonlinearity of CMOS sensor after two-point calibration.

# Chapter 5 An Ultra-High Performance Temperature Sensor (UHPTS)

All variants of the proposed cell discussed in Chapter 3 may be implemented in standard CMOS process technologies. However, as shown in Figure 4.18, their linear behaviour versus absolute temperature is ultimately limited by matching of the current sources used.

# **5.1 UHPTS complementary BJT double output cell variant**

The cell reported in [73] [74] and discussed in this chapter utilizes good intrinsic matching of bipolar devices to control current density ratios and achieve increased linearity in the analogue domain. A simplified schematic is shown in Figure 5.1. The topology relies on relatively good tracking between current gain factors  $\beta$  of NPN and PNP transistors.



*Figure 5.1. Proposed UHPTS complementary BJT*  $\Delta V_{BE}$  *cell. Simplified schematic.* 

#### 5.1.1 UHPTS complementary BJT circuit operation

Voltage  $V_D$  is established at two high current density base-emitter voltages above ground, one of the NPN transistor,  $Q_5$  and one of the PNP transistor,  $Q_6$ . Transistors  $Q_1$ (PNP) and  $Q_2$  (NPN) operate at low current densities. Therefore, the output signal is a  $\Delta V_{BE}$  type voltage (developed across the channel of NMOS transistor  $M_3$ ) which is a proportional to absolute temperature (PTAT) signal.

The "direct" path of the nested amplifier (shown in blue) consists of transistor  $M_3$  which operates in a common source configuration. The gain of this path is close to unity due to loading of this transistor by the low emitter impedance of  $Q_2$ .

However, the "feed-back" path provides gain in excess of 60dB through active transistors  $Q_2$  and  $Q_7$  which act as a push-pull (class AB) gain stage.

This configuration splits a single bias current into three equal currents using bipolar mirrors  $Q_6 - Q_7$  and  $Q_5 - Q_4$  with low part to part variation and reduced silicon area. The presence of a second active transistor in the feedback path boosts the total loop gain which further reduces the contribution of the offset of the nested amplifier to the output signal.

#### **5.2 BiCMOS implementation**

The improved UHPTS sensor, reported in [73], which aims to reduce part-to-part offset variations and the noise contribution of the biasing current sources is implemented as part of a test chip in 0.6µm EP134 internal process from Analog Devices, using 5 stacked cores each biased with  $1.5\mu A$  PTAT current and having a high to low current density ratio n = 16.

Nominal temperature sensitivity is  $10k/q \cdot \ln(16) \cong 2.389 mV/K$ , with a nominal output voltage of 712.35mV at  $25^{\circ}C$ .

#### 5.2.2 UHPTS circuit simulation results

Each core draws  $1.55\mu A$  IDD current and the bias current generator uses an additional 2.2 $\mu A$ . The power consumption of the temperature sensor at 3.0V supply is  $29.85\mu W$ .



Figure 5.4. Architecture of the temperature sensor on BiCMOS test chip.

SPICE simulations of the proposed design were run to determine the nonlinearity of the temperature sensing cells. Figure 5.10 shows a single temperature sweep simulation under nominal conditions. A second simulation was run across five process corners for the stack of five temperature sensing cells. The results are shown in Figure 5.11. Simulated nonlinearity across the  $-40^{\circ}C$  to  $125^{\circ}C$  temperature range is less than  $\pm 3.5 \mu V$ , corresponding to a temperature inaccuracy of  $\pm 1.5mK$ .

#### 5.2.3 Silicon evaluation of the BiCMOS implementation

The die was packaged in a standard 32 pin LFCSP plastic package. An oil bath setup was used to evaluate a lot of 23 devices randomly chosen from the same wafer.

Nonlinearity of the fabricated parts was measured against a Hart 1590 Super-Thermometer with an accuracy specification of 1ppm.

The measured average temperature sensitivity was  $2.465 \, mV/K$ , with a spread of  $\pm 2.01 \, \mu V/K$ .

Measured temperature inaccuracy is shown in Figure 5.15. After removing a systematic offset of -13.7mV and using the average sensitivity value, the batch calibrated spread at  $25^{\circ}C$  was found to be better than  $\pm 0.5^{\circ}C(3\sigma)$ .



Figure 5.15. Measured temperature inaccuracy of the proposed BiCMOS sensor;  $3\sigma$  limits shown with dotted lines.

After two-point calibration at  $-10^{\circ}C$  and  $80^{\circ}C$ , total inaccuracy drops to  $-0.065^{\circ}C/+0.035^{\circ}C$  ( $3\sigma$ ), as can be seen in Figure 5.15.

Noise was measured for 5 parts in oil bath at  $25^{\circ}C$  in 0.1Hz to 50Hz bandwidth. The measured value of  $0.287 \mu V$  RMS corresponds to a temperature resolution of 0.12mK RMS.

#### 5.2.4 Figure of merit of the BiCMOS implementation

To evaluate the proposed temperature sensor architecture against previously reported circuit architectures, two Figure of Merit (FoM) calculations proposed by Kamran Souri and Kofi Makinwa [75] have been used.

Resolution FoM for temperature sensors is defined as the product of energy/conversion and the square of resolution, which is limited by the signal to wide band noise ratio. For the proposed design, it is evaluated at  $4.3 fJ \cdot K^2$ .

Inaccuracy FoM is measured as the product of energy/conversion and the square of relative inaccuracy, as different temperature sensors might be specified across different temperature ranges. For the proposed design, it is evaluated at  $1.11nJ \cdot \%^2$ .

# **Chapter 6 Mitigation of residual nonlinearity in bandgap temperature sensors**

Nonlinearity and ultimately total inaccuracy of the improved precision temperature sensor discussed in Chapter 5 is limited by Early effects of the bipolar transistors implementing the temperature sensing cell. Discussed in this chapter are the theoretical background of nonlinearity errors induced by direct and *reverse* Early effects, as well as a circuit topology which may address these errors.

# 6.2 An advanced circuit topology which mitigates reverse Early effects

A simplified schematic of the new topology [79] is shown in Figure 6.1.



Figure 6.1. PTAT voltage circuit with Early voltage compensation as reported in [79].

Summary

To compensate for Early voltage effects, the two transistors generating the base-emitter voltage difference are biased differently: transistor  $Q_2$  (operating with low collector current density) operates in virtual diode mode, with zero base-collector voltage and base current provided by amplifier  $A_2$ ; transistor  $Q_1$  (operating with high collector current density) has its collector-base voltage equal to the voltage drop across resistor  $R_3$ .

## 6.3 Simulation of ultra-linear

#### temperature sensing circuit

A circuit according to Figure 6.1 was simulated in a low geometry BiCMOS process.  $I_1$  was implemented as a  $3\mu A$  PTAT current generator at ambient temperature  $(T_0 = 300K)$ . The aspect ratio of  $M_1$ ,  $M_2$  and  $M_3$  is 1:1:1. The high collector current density transistor  $Q_1$  is implemented as a unit vertical NPN device; the low collector current density transistor  $Q_2$  is implemented as eight unit BJTs connected in parallel. Therefore, the ratio of current densities is n = 8. Vertical NPN transistors in this process have the forward Early voltage  $V_{AF} = 52.2V$  and the reverse Early voltage  $V_{AR} = 5.89V$ . The ideal value of the generated base-emitter voltage difference at ambient temperature  $T_0$  is  $\Delta V'_{be0} \cong 53.76mV$ .

Therefore transistor  $Q_1$  must be biased with a collector-base voltage



$$V_{CB_0}^{(Q_1)} \cong \Delta V_{BE}' \cdot \frac{V_{AF}}{V_{AR}} \cong 478 mV$$
(6.6)

Figure 6.5. Nonlinearity of the PTAT voltage of Figure 6.2, for  $V_{CB_0}^{(Q_1)} = 577 mV$  and

 $V_{CB}^{(Q_2)}=0.$ 

The sensitivity of the PTAT voltage is 0.18 mV/K.

An advanced compensation can be achieved if the collector-base voltage of  $Q_1$  is set to an optimum value to compensate the higher order parameters not taken into account in the hand calculation. A new collector-base voltage of 577mV was set and the circuit of Figure 6.1 resimulated. The new nonlinearity is presented in Figure 6.5. Note the Y-axis scale: it is 500 times smaller than the Y-axis scale in Figure 6.3. This nonlinearity of less than 400nV corresponds to 2.22mK. The improvement factor in linearity of the *PTAT* voltage with Early voltages compensation vs. prior art implementation is greater than 450.

# 6.4 Rationale for using an ADC with the ultra-linear temperature sensing circuit

As seen in Figure 6.1, the ultra-linear temperature sensing circuit discussed in this chapter has a floating output, the differential voltage between the base potentials of transistors  $Q_1$ and  $Q_2$ . Also, the output resistance of the circuit at the base of transistor  $Q_1$  is dominated by the value of resistor  $R_3$ . Therefore, an ADC would be suitable for extracting the highly linear temperature-dependent signal from the proposed circuit, as shown in Figure 6.6.



Figure 6.6. Using a differential ADC to process the output of the ultra-linear temperature sensing circuit.

The analogue differential signal  $x(t) = x_p(t) - x_m(t)$  is sampled at frequency  $f_s$  and converted into a data stream y[n] using the reference voltage  $V_{ref}$ . A high linearity ADC architecture capable of converting low bandwidth, down to DC, differential signals with arbitrary common mode is required. Therefore, a discrete time (DT) sigma-delta ( $\Sigma\Delta$ ) ADC architecture will be investigated in the following chapters.

# Chapter 7 A high linearity Sigma-Delta ADC architecture

As most monolithic temperature sensors with digital output contain a sigma-delta ADC [39] [41] [58] [60], presented in this chapter is an original attempt at providing a general form of the transfer functions which describe the operation of a feed-forward analogue-to-digital [81]  $\Sigma\Delta$  modulator. The general equations are validated by being applied to a single-bit switched capacitor implementation.



Figure 7.1 (a) Block diagram of a  $\Sigma \Delta$  modulator; (b) Sampled-data equivalent circuit

We assume that the modulator contains a multilevel, uniform quantiser with unity gain G = 1. The input to the circuit feeds to the quantiser via an integrator, and the quantised output feeds back to subtract from the input signal, as shown in Figure 7.1(a).

#### 7.4 MASH 2–2 modulator

Figure 7.16 shows a generalised cascade of two  $\Sigma\Delta$  modulators. This structure is also called multi-stage or MASH (for Multi-stAge noise SHaping) [83]. The second modulator converts the error from the first modulator which is then digitally cancelled. This approach is equivalent to a two-step converter, where both stages are  $\Sigma\Delta$  modulators.



*Figure 7.16. General block diagram of a*  $\Sigma \Delta$  *MASH structure.* 

The quantisation error  $e_1$  of the first stage is found in analogue form by subtracting the input to its quantiser from the output. This signal is used as input to a second  $\Sigma\Delta$  loop. The output of the second loop is given by

$$Y_{2}(z) = STF_{2}(z)E_{1}(z) + NTF_{2}(z)E_{2}(z)$$
(7.50)

The digital filters  $H_1(z)$  and  $H_2(z)$  which process the outputs of the two  $\Sigma\Delta$  loops are designed to achieve cancellation of the first stage error  $E_1(z)$  in the output  $Y_M(z)$ . The cancellation is obtained if

$$H_{1}(z) \cdot NTF_{1}(z) - H_{2}(z) \cdot STF_{2}(z) = 0.$$
(7.51)

An implementation is presented in Figure 7.19.



*Figure 7.19. MASH* 2-2 *single bit feed-forward*  $\Sigma\Delta$  *modulator.* 

# Chapter 8 A Discrete-Time Sigma-Delta ADC with Multi-bit Feedback Loop

As our temperature sensing circuit architectures may operate with a wide range of biasing currents, and therefore very low power circuits may be constructed, we will investigate how total power required by a DT  $\Sigma\Delta$  ADC may be reduced by increasing the number of bits in the quantiser while maintaining linearity.

## 8.2 Ideal DAC performance and

#### effects of component mismatch

The special characteristic of DACs used in the feed-back path of Sigma-Delta modulators is that their accuracy requirements are dictated by the precision of the ADC, unlike the case of standard DACs which must be accurate to only  $\pm 1/2$  of their *LSB*. Simulations were performed using a full-scale sine-wave input signal such that the oversampling rate would be  $OSR = F_s/2f_{in} = 512$ . The effect of unit elements mismatch can be observed in Figure 8.5.



Figure 8.5. Effects of unit elements mismatch in the feed-back DAC.

#### 8.3 Noise-shaped element usage

It is possible to apply the noise-shaping principle to the errors caused by element mismatch [84] [85]. By modulating the element control signals using  $\Sigma\Delta$  techniques, the element mismatch errors will have a noise-shaped spectrum. Every element will have similar usage history *on average*.

#### 8.4 Power analysis

Having established in the previous section that a solution for a multi-bit DAC can be used in a system with good DC performance, and that signal swings in such a converter can be predicted accurately, this section focuses on estimating the power savings which can be achieved when replacing a single-bit architecture with a multi-bit implementation. This estimation does not account for the excess current required in the digital side of the converter.

#### 8.4.1 Estimation of the supply current required by the integrators

The switched capacitors integrator presented in Figure 7.10 is presented in simplified form in Figure 8.9. We assume that the switches are made with on resistance low enough not to affect settling in a substantial way. Power requirements are estimated based on supply current needed for settling in the integrators.



*Figure 8.9. Simplified schematic of a switched capacitors integrator used to analyse settling.* 

Based on B, the number of bits in the feedback path,

Summary

$$\left|\Delta V_{out}\right|_{\max} = \frac{2}{2^B - 1} \cdot \frac{V_{ref} C_{ref}}{C_F}$$
(8.44)

Assuming that  $V_{in_{max}} = V_{ref}$  and using equation (8.30),

$$C_{in} \leq \left(1 - \frac{2}{2^B - 1}\right) C_{ref} \text{ for } B > 2.$$
 (8.45)

For  $B \le 2$ ,  $C_{in}$  must be chosen smaller than  $C_{ref}$  (for linearity reasons), typically  $C_{in}/C_{ref} = K = 0.75$ . This does not affect the result in (8.44) for B = 2 and for single bit where zero code at the input of the internal DAC is allowed.

#### 8.4.4 Total settling time

Total settling time can be estimated as

$$t_{settle} = t_{slew} + t_{ss}$$

$$= \frac{2}{2^{B} - 1} \cdot \frac{C_{ref} V_{ref}}{RI_{dd}} + 22 \cdot \frac{kT}{q} \cdot \frac{\left(3 - \frac{2}{2^{B} - 1}\right)C_{ref}}{nRI_{dd}},$$

$$= \frac{C_{ref}}{RI_{dd}} \cdot \left(V_{ref} \cdot \frac{2}{2^{B} - 1} + \frac{22}{n} \cdot \frac{kT}{q} \cdot \left(3 - \frac{2}{2^{B} - 1}\right)\right)$$
(8.54)

or, for single-bit feedback,

$$t_{settle} = t_{slew} + t_{ss}$$

$$= (1+K) \cdot \frac{C_{ref}V_{ref}}{RI_{dd}} + 22 \cdot \frac{kT}{q} \cdot \frac{(2+K)C_{ref}}{nRI_{dd}}$$

$$= (1+K) \cdot \frac{C_{ref}}{RI_{dd}} \cdot \left(V_{ref} + \frac{22}{n} \cdot \frac{kT}{q} \cdot \frac{(2+K)}{(1+K)}\right)$$
(8.55)

### 8.5 Estimated figure of merit improvement

As all other parameters of the converter are kept similar, the improvement in figure of merit for a multi-bit implementation is about 17.5dB.

## Chapter 9 Conclusions

A review of the concept of temperature and methods used to measure it has been conducted in this work. Based on the current state of the embedded temperature sensing landscape, a need for low cost, yet precise temperature measurement devices was identified. New circuit topologies were invented, and circuits were constructed and evaluated which showed significant performance improvements compared to existing prior art in the field. Also, a multi-bit discrete time sigma-delta analogue to digital converter architecture suitable for DC signals (like those output by bandgap temperature sensors) was developed.

#### 9.1 Original contributions and discussion of results

All material presented in Chapter 3, Chapter 4, Chapter 5, Chapter 6, Chapter 7, and Chapter 8 (except the circuit shown in Figure 3.14, which was proposed by Art Kalb and John Shafran) represents original work of the author, under guidance from prof. dr. Stefan Marinca and prof. dr. Mircea Bodea. This includes development of the architecture of each cell variant, of the sigma-delta ADC, circuit design and implementation, as well as interpretation of measured silicon results.

Also, the MEMS structure shown in Figure 2.3 is based on original work of the author, not published previously.

The original contributions presented in this thesis are summarised as follows:

- (1)A new circuit architecture was developed for a high precision temperature sensor [64]. An embodiment of the architecture was designed, fabricated, evaluated and released as part of a commercially available product of Analog Devices Inc. (AD7124) [67]. A non-linearity of  $\pm 0.4^{\circ}C$  across temperature range of  $-40^{\circ}C$  to  $125^{\circ}C$  may be achieved after an only two-point calibration. This performance compares favourably against commercially available monolithic temperature sensors [24].
- (2)An improved complementary BJT circuit architecture for an ultra-high precision temperature sensor was developed subsequently [73]. The architecture was implemented as a design in a BiCMOS technology process, fabricated and evaluated as a prototype. A non-linearity of  $-0.065^{\circ}C/+0.035^{\circ}C$  was achieved across temperature range of  $-20^{\circ}C$  to  $125^{\circ}C$  after performing a two-point calibration.

As it can be observed in Table 9.1, the proposed temperature sensor design offers the lowest noise, inaccuracy and voltage supply sensitivity while maintaining comparable area and power consumption in relation to other state of the art designs.

Intrinsic linearity allows the proposed architecture to obtain a resolution figure of merit significantly better than other state of the art designs.

The figures of merit established in literature were modified for purely analogue temperature sensors.

|                            | This work                            | ISSCC12<br>[59]             | CICC13<br>[92]                    | ISSCC14<br>[58]             | ISSC16<br>[41]          |
|----------------------------|--------------------------------------|-----------------------------|-----------------------------------|-----------------------------|-------------------------|
| Technology                 | 0.6µm<br>BiCMOS                      | 0.16μm<br>CMOS              | 0.18 μm<br>CMOS                   | 0.7µm<br>CMOS               | 40nm<br>CMOS            |
| Туре                       | BJT                                  | BJT                         | CMOS                              | BJT                         | TD                      |
| Area                       | 0.31mm <sup>2 a1</sup>               | 0.08 mm <sup>2</sup>        | 0.09mm <sup>2</sup>               | 0.8mm <sup>2 a2</sup>       | mm <sup>2</sup>         |
| Supply Voltage             | 3.0V-5.5V                            | 1.5V-<br>2.0V               | 1.2V                              | 2.9V-<br>5.5V               | 0.9V-<br>1.2V           |
| Temperature<br>Range       | -40°C to 125°C                       | -55°C to<br>125°C           | 0°C to<br>100°C                   | -45°C to<br>130°C           | -40°C to<br>125°C       |
| Calibration                | 2 points                             | 1 point                     | 2 points                          | 1 point                     | 1 point                 |
| Inaccuracy                 | +0.035°C /<br>-0.065°C°              | ±0.15°Cb                    | +1.3°C /<br>-1.4°C <sup>c</sup>   | ±0.15°Cb                    | ±0.75°Cb                |
| Power                      | 29.85µW <sup>a</sup>                 | 6.12µW                      | 65nW                              | 181.5µW <sup>d</sup>        | 2.5mW                   |
| Supply<br>sensitivity      | 0.033°C/V                            | 0.5°C/V                     | _                                 | 0.05°C/V                    | -                       |
| Resolution<br>(meas. time) | 0.16mK<br>(10ms)                     | 20mK<br>(5.3ms)             | 0.3K<br>(31.25ms)                 | 30mK<br>(2.2ms)             | 0.36K<br>(1ms)          |
| <b>Resolution FoM</b>      | $4.3 \mathrm{fJ} \cdot \mathrm{K}^2$ | 11pJ·K <sup>2</sup>         | $0.18 \text{nJ} \cdot \text{K}^2$ | $0.36 n J \cdot K^2$        | $32.4\mu J \cdot K^2$   |
| Accuracy FoM               | $1.11 \text{nJ}\cdot\%^2$            | $0.75 \text{nJ} \cdot \%^2$ | 14.8nJ·% <sup>2</sup>             | $11.7 \text{nJ} \cdot \%^2$ | $2.05 \mu J \cdot \%^2$ |

Table 9.1. Performance summary and comparison to previous work.

(3)The proposed architecture also achieves a very good accuracy figure of merit without the need for digital correction. Thus, it enables multiplexing of multiple accurate temperature sensing channels with ease using standard analogue to digital converters.

While thermal diffusivity sensors can operate at lower supply voltages [41] and CMOS-based temperature sensors can be scaled down to very low power levels [92], BJT-based sensors remain competitive in applications which require very good accuracy at limited power.

- (4)A new ultra-linear circuit was developed to the stage of advanced SPICE simulation [79]. This circuit addresses the non-linearity induced by Early effects and pushes the achievable non-linearity down to 2.22mK across temperature range of  $-40^{\circ}C$  to  $125^{\circ}C$ . Therefore, a solution to the fundamental problem of compensation of reverse Early effects, present in bandgap temperature sensors is proposed.
- (5)Original general equations describing signal and noise transfer functions of feedforward discrete time sigma-delta modulators were derived and validated using switched-capacitors circuit blocks.
- (6)These equations were used to construct a MASH2-2 multi-bit discrete time sigmadelta ADC suitable for floating differential DC input signals, with significant figure of merit improvements vs. single-bit designs.

## 9.2List of original works

- John O'Dowd, Andreas Callanan, Gabriel Banarie, Enrique Company-Bosch Capacitive sensor interfacing using sigma-delta techniques – SENSORS, 2005 IEEE.
- 2. John O'Dowd, Damien McCartney, Gabriel Banarie One terminal capacitor interface circuit US7235983B2, grant date 26/06/2006.
- 3. John O'Dowd, Damien McCartney, Gabriel Banarie One terminal capacitor interface circuit US7304483B2, grant date 04/12/2007.
- Gabriel Banarie, Andreas Callanan, Damien McCartney, Colin Lyden Techniques for calibrating measurement systems – US9389275B2, grant date 12/07/2016.
- 5. Gabriel Banarie, Adrian Sherry Stability correction for a shuffler of a  $\Sigma$ -delta ADC US8653996B2, grant date 18/02/2014.
- 6. Adrian Sherry, Gabriel Banarie, Roberto Maurino Method and apparatus for separating the reference current from the input signal in sigma-delta converter US9124290B2, grant date 01/09/2015.
- Stefan Marinca, Gabriel Banarie A novel high precision temperature sensor 26<sup>th</sup> Irish Signals and Systems Conference (ISSC) 2015 IEEE.
- 8. Stefan Marinca, Gabriel Banarie Voltage reference circuit US9600014B2, grant date 21/03/2017.
- 9. Viorel Bucur, Gabriel Banarie, Stefan Marinca, Mircea Bodea An embedded charge pump for a Zener-based voltage reference compensated using a  $\Delta VBE$  stack 24<sup>th</sup> International Conference "Mixed Design of Integrated Circuits and Sistems", MIXDES 2017 IEEE.
- 10. Paraic Brannick, Colin Lyden, Damien McCartney, Gabriel Banarie Analog/digital converter with charge rebalanced integrator US9806552B2, grant date 31/10/2017.

- Stefan Marinca, Gabriel Banarie, Viorel Bucur, Mircea Bodea A ±2m°C linearity silicon temperature sensor – International Symmposium on Signals, Circuits and Systems (ISSCS) 2017 IEEE.
- Roberto Maurino, Sanjay Rajasekhar, Pasquale Delizia, Colin Lyden, Gabriel Banarie – Precision low noise continuous time sigma delta converter – US9800262B1, grant date 24/10/2017.
- Viorel Bucur, Gabriel Banarie, Stefan Marinca, Mircea Bodea A Zener-Based Voltage Reference Design Compensated Using a ΔVBE Stack – 25<sup>th</sup> International Conference "Mixed Design of Integrated Circuits and Systems" (MIXDES) 2018 IEEE.
- 14. Gabriel Banarie, Declan McDonagh, Viorel Bucur, Stefan Marinca, Mircea Bodea
   A BJT BiCMOS Temperature Sensor with a Two-Point Calibrated Inaccuracy of 0.1°C (3σ) from -40 to 125°C 29<sup>th</sup> Irish Signals and Systems Conference (ISSC) 2018 IEEE.
- 15. Andreas Callanan, Adrian Sherry, Gabriel Banarie, Colin Lyden Time interleaved filtering in analog-to-digital converters US10236905B1, grant date 19/03/2019.
- 16. Viorel Bucur, Gabriel Banarie, Stefan Marinca, Mircea Bodea Reducing the Bipolar Junction Transistor Vbe Non-Linearity – 26<sup>th</sup> International Conference "Mixed Design of Integrated Circuits and Systems" (MIXDES) 2019 IEEE.

#### 9.3 Future research

The proposed UHPTS architecture was proven in silicon. Based on measurement data gathered from the BiCMOS test chip, a commercial temperature sensor product is currently developed by Analog Devices Inc.

Future avenues for research include a silicon implementation of the ultra-linear temperature sensing circuit proposed in Chapter 6 and the construction of a digital output monolithic temperature sensing circuit.

Last, but not least, temperature drifts of offset or gain coefficient of electronic circuits in plastic packages is affected by mechanical stress induced by ambient humidity or thermal expansion. Therefore, improved resilience to mechanical stress could be investigated.

## References

- [1] Aristotle and H. H. Joachim, On Coming-to-Be and Passing-Away (De generatione et corruptione), London: Oxford University Press, 1922.
- [2] W. E. Knowels Middleton, A History of the Thermometer and Its Use in Meteorology, Baltimore: The Johns Hopkins Press, 1966.
- [3] A. Celsius, "Observationer om twänne beständiga grader på en thermometer (Observations about two stable degrees on a thermometer),," *Kungliga Svenska Vetenskapsakademiens Handlingar (Proceedings of the Royal Swedish Academy of Sciences)*, 1742.
- [4] W. lord Kelvin, "On an Absolute Thermometric Scale," *Philosophical Magazine*, 1848.
- [5] A. D. McNaught, A. Wilkinson, M. Nic, J. Jirat, B. Kosata and A. Jenkins, IUPAC. Compendium of Chemical Terminology, 2nd ed. (the "Gold Book"), Oxford: Blackwell Scientific Publications, 2014.
- [6] C. W. Siemens, "On the Increase of Electrical Resistance in Conductors with Rise of Temperature, and its Application to the Measure of Ordinary and Furnace Temperatures," in *Proceedings of the Royal Society of London*, London, 1871.
- [7] C. W. Waidner and G. K. Burgess, "Platinum Thermometry at High Temperatures," *Bulletin of the Bureau of Standards*, vol. 6, no. 2, pp. 149-230, 26 06 1909.
- [8] D. Ng and G. Fralick, "Use of a multiwavelength pyrometer in several elevated temperature aerospace applications," *Review of Scientific Instruments*, vol. 72, no. 2, 01 2001.
- [9] P. A. Beckmann and C. Dybowski, "A Thermometer for Nonspinning Solid-State NMR Spectroscopy," *Journal of Magnetic Resonance*, vol. 146, no. 2, pp. 379-380, 10 2000.
- [10] J. W. Draper, "A Textbook on Chemistry for the Use of Schools and Colleges," New York, Harper & Brothers Publishers, 1861.
- [11] "Energy Efficiency," [Online]. Available: http://www.hk-phy.org/ energy/commercial/auto\_phy02\_e.html. [Accessed 14 03 2018].

- [12] T. Katsumata, "Recent progress in sensor materials for fluorescence thermometry," in Control, Automation and Systems, 2008. ICCAS 2008. International Conference on, Seoul, 2008.
- [13] T. Bergsten, T. Claeson and P. Delsing, "A fast, primary Coulomb blockade thermometer," *Applied Physics Letters*, vol. 78, no. 9, pp. 1264-1266, 2001.
- [14] J. Williams and O. Sanchez-Felipe, "An Introduction to Acoustic Thermometry," 02 2011. [Online]. Available: http://cds.linear.com/docs/en/applicationnote/an131f.pdf. [Accessed 15 03 2018].
- [15] M. de Podesta, "Practical acoustic thermometry: a new way to measure reactor temps?," Nuclear Engineering International, 25 03 2014. [Online]. Available: http://www.neimagazine.com/features/featurepractical-acoustic-thermometry-anew-way-to-measure-reactor-temperatures-4203005/. [Accessed 15 03 2018].
- [16] R. M. Gavioso, M. R. Moldover, J. B. Mehl, L. Pitre, M. de Podesta and J. T. Zhang, "Acoustic Gas Thermometry," *Metrologia* 51, 2014.
- [17] "National Standards Authority of Ireland," [Online]. Available: https://www.nsai.ie/Our-Services/Calibration-Services/Temperature-Calibration.aspx. [Accessed 14 03 2018].
- [18] "National Institute of Standards and Technology US Department of Comerce," [Online]. Available: https://www.nist.gov/calibrations/laboratory-and-industrialgrade-thermometers-calibrations#31010C. [Accessed 14 03 2018].
- [19] "Qti Sensing Solutions," [Online]. Available: https://www.thermistor.com/ temperature-sensors. [Accessed 14 03 2018].
- [20] "U.S. Sensor Corp.," [Online]. Available: http://www.ussensor.com/ ?gclid=Cj0KCQjwkKPVBRDtARIsAA2CG6GIWXC6okm28OO Thb19mzBwzqIiSuSsaRyiHjxoPzY6hXv6SKVFvpAaAkyIEALw\_wcB. [Accessed 14 03 2018].
- [21] "Panasonic," [Online]. Available: https://industrial.panasonic.com/ ww/products/sensors/temperature-sensors. [Accessed 14 03 2018].
- [22] "Nuova Manufacturer of Medical Products and Accessories," [Online]. Available: https://www.nuova.de/en/disposable\_temperature\_sensors.html. [Accessed 14 03 2018].
- [23] "Temboo," [Online]. Available: https://temboo.com/blog/how-to-choose-a-temperature-sensor-for-iot. [Accessed 14 03 2018].
- [24] Digi-Key, "About DigiKey," [Online]. Available: https://www.digikey.ie/ en/resources/about-digikey. [Accessed 03 01 2021].

- [25] "University of Saskatchewan," [Online]. Available: http://www.engr.usask.ca/ classes/EE/392/DataSheets/8c-ntcnotes.pdf. [Accessed 16 03 2018].
- [26] "Resistor Guide," [Online]. Available: http://www.resistorguide.com/ptcthermistor/. [Accessed 16 03 2018].
- [27] J. S. Steinhart and S. R. Hart, "Calibration curves for thermistors," *Deep-Sea Research and Oceanographic Abstracts*, vol. 15, no. 4, pp. 497-503, 08 1968.
- [28] S. Nii and K. Ishibashi, "A 0.148nJ/conversion 65nm SOTB temperature sensor LSI using thermistor-defined current source," in *IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S)*, Burlingame, CA, USA, 2017.
- [29] C.-H. Weng, C.-K. Wu and T.-H. Li, "A CMOS Thermistor-Embedded Continuous-Time Delta-Sigma Temperature Sensor With a Resolution FoM of 0.65 pJ.C2," *IEEE Journal of Solid-State Circuits*, vol. 50, no. 11, pp. 2491-2500, November 2015.
- [30] G. F. Strouse, "Standard Platinum Resistance Thermometer Calibrations from the Ar TP to the Ag FP (PDF). Gaithersburg, MD: National Institute of Standards and Technology," NIST Special Publication 250-81, Gaithersburg, MD, USA, 2008.
- [31] Sterling Sensors UK Ltd, "https://www.sterlingsensors.co.uk/rtds/wire-rtds.html,"
   [Online]. Available: https://www.sterlingsensors.co.uk/rtds/wire-rtds.html.
   [Accessed 04 05 2018].
- [32] G. Banarie, "Unpublished Research," Analog Devices Inc., 2016.
- [33] E. J. P. Santos and I. B. Vasconcelos, "RTD-based smart temperature sensor: Process development and circuit design.," in 2008 26th International Conference on Microelectronics, Nis, 2008.
- [34] S. C. Chen, V. P. J. Chung, D. J. Yao and W. Fang, "Vertically integrated CMOS-MEMS capacitive humidity sensor and a resistive temperature detector for environment application," in 2017 19th International Conference on Solid-State Sensors, Actuators and Microsystems (TRANSDUCERS), Kaohsiung, 2017.
- [35] Analog Devices Inc., "Completely Integrated 4-Wire RTD Measurement System Using a Low Power, Precision, 24-Bit, Sigma-Delta ADC," 12 09 2017. [Online]. Available: http://www.analog.com/media/en/reference-designdocumentation/reference-designs/CN0381.pdf. [Accessed 08 05 2018].
- [36] T. Oshita, J. Shor, D. E. Duarte, A. Kornfeld and D. Zilberman, "Compact BJT-Based Thermal Sensor for Processor Applications in a 14 nm tri-Gate CMOS Process," *IEEE Journal of Solid-State Circuits*, vol. 50, no. 3, pp. 799-807, 2015.

- [37] T. Anand, K. A. Makinwa and P. K. Hanumolu, "A self-referenced VCO-based temperature sensor with 0.034°C/mV supply sensitivity in 65nm CMOS," in *Symposium on VLSI Circuits (VLSI Circuits)*, Kyoto, Japan, 2015.
- [38] P. Türkes, "An ion-implanted resistor as thermal transient sensor for the determination of the thermal diffusivity in silicon," *Physica Status Solidi A*, vol. 75, no. 2, pp. 519-523, 1983.
- [39] C. P. L. van Vroonhoven, D. d'Aquino and K. A. A. Makinwa, "A thermaldiffusivity-based temperature sensor with an untrimmed inaccuracy of ±0.2°c (3s) from -55°C to 125°C," in 2010 IEEE International Solid-State Circuits Conference - (ISSCC), San Francisco, CA, USA, 2010.
- [40] C. P. L. van Vroonhoven and K. A. A. Makinwa, "Thermal diffusivity sensing: A new temperature sensing paradigm," in 2011 IEEE Custom Integrated Circuits Conference (CICC), San Jose, 2011.
- [41] U. Sönmez, F. Sebastiano and K. A. A. Makinwa, "1650μm2 Thermal-Diffusivity Sensors with Inaccuracies Down to ±0.75°C in 40nm CMOS," in 2016 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 2016.
- [42] W. Shockley, "The Theory of p-n Junctions in Semiconductors and p-n Junction Transistors," *The Bell System Technical Journal*, vol. 28, no. 3, pp. 435-489, 1949.
- [43] P. A. Gray and R. G. Meyer, Analysis and Design of Analog Integrated Circuits 3rd Edition, New York: John Wiley & Sons Inc., 1993.
- [44] K. A. Dill and S. Bromberg, Molecular Driving Forces: Statistical Thermodynamics in Chemistry and Biology, New York: Garland Science, 2003.
- [45] N. D. Arora and D. J. Roulston, "Electron and Hole Mobilities in Silicon as a Function," *IEEE Transactions on Electron Devices*, Vols. ED-29, no. 2, pp. 292-295, 1982.
- [46] S. Sze and K. Ng, Physics of Semiconductor Devices, New York: John Wiley & Sons, 2007.
- [47] F. De Canio and G. Traversi, "Temperature Sensor with Process and Mismatch Auto-Compensation Technique in 28 nm CMOS," in 2018 IEEE International Symposium on Circuits and Systems (ISCAS), Florence, 2018.
- [48] Maxim Integrated, "APPLICATION NOTE 4026 Implementing Cold-Junction Compensation in Thermocouple Applications," 2006 04 2007. [Online]. Available: https://www.maximintegrated.com/en/app-notes/index.mvp/id/4026. [Accessed 20 05 2019].

- [49] B. Razavi, Design of Analog CMOS Integrated Circuits, New York: McGraw-Hill, 2001.
- [50] D. F. Hilbiber, "A New Semiconductor Voltage Standard," in *IEEE International Solid-State Circuits Conference. Digest of Technical Papers*, Philadelphia, PA, USA, 1964.
- [51] C.-T. Sah, "Effect of surface recombination and channel on P-N junction and transistor characteristics," *IRE Transactions on Electron Devices*, vol. 9, no. 1, pp. 94-108, January 1962.
- [52] R. J. Widlar, "New developments in IC voltage regulators," *IEEE Journal of Solid-State Circuits*, Vols. SC-6, no. 2, pp. 2-7, 1971.
- [53] K. E. Kuijk, "A precision reference voltage source," *IEEE Journal of Solid-State Circuits*, vol. 8, no. 3, pp. 222-226, 1973.
- [54] P. A. Brokaw, "A simple Three-Terminal IC Bandgap Reference," *IEEE Journal of Solid-State Circuits*, Vols. SC-9, no. 6, pp. 388-393, 1974.
- [55] I. M. Filanovsky and Y. F. Chan, "BiCMOS cascaded bandgap voltage reference," in *Circuits and Systems 1996. IEEE 39th Midwest symposium on*, 1996.
- [56] K. J. de Langen and J. H. Huijsing, "Compact low-voltage PTAT-current source and bandgap-reference circuits," in *Solid-State Circuits Conference 1998*. *ESSCIRC '98. Proceedings of the 24th European*, 1998.
- [57] S. Marinca, "Bandgap voltage reference". United States of America Patent US7012416B2, 14 03 2006.
- [58] A. Heidary, G. Wang, K. Makinwa and G. Meijer, "A BJT-based CMOS temperature sensor with a 3.6pJ·K2-resolution FoM," in 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, USA, 2014.
- [59] K. Souri, Y. Chae and K. A. A. Makinwa, "A CMOS Temperature Sensor With a Voltage-Calibrated Inaccuracy of ± 0.15 °C (3σ) From – 55 °C to 125 °C," *IEEE Journal of Solid-State Circuits*, vol. 48, no. 1, pp. 292-301, 2013.
- [60] Z. Tang, Y. Fang, Z. Huang, X.-P. Yu, Z. Shi and N. N. Tan, "An Untrimmed BJT-Based Temperature Sensor With Dynamic Current-Gain Compensation in 55-nm CMOS Process," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 66, no. 10, pp. 1613-1617, 2019.
- [61] Texas Instruments Inc., "LM35 data sheet, product information and support," [Online]. Available: https://www.ti.com/lit/gpn/lm35. [Accessed 02 12 2020].

- [62] Analog Devices Inc., "TMP36 Datasheet and Product Info," [Online]. Available: https://www.analog.com/en/products/tmp36.html#product-overview. [Accessed 02 12 2020].
- [63] S. Marinca, "Method and circuit for low power voltage reference and bias current generator". USA Patent US9218015B2, 22 12 2015.
- [64] S. Marinca and G. Banarie, "A Novel High Precision Temperature Sensor," in *Irish Signals and Systems Conference (ISSC), 26th*, Carlow, 2015.
- [65] A. Kalb and J. S. Shafran, "Ultra-low noise voltage reference circuit". USA Patent US9285820B, 15 03 2016.
- [66] M. J. M. Pelgrom, "Matching Properties of MOS Transistors," *IEEE Journal of Solid-State Circuits*, vol. 24, no. 5, pp. 1433-1440, 1989.
- [67] Analog Devices Inc., "AD7124-8 Datasheet and Product Info," [Online]. Available: https://www.analog.com/en/products/ad7124-8.html#product-overview. [Accessed 04 12 2020].
- [68] S. Marinca and G. Banarie, "Voltage Reference Circuit". USA Patent US9600014B2, 21 03 2017.
- [69] G. C. M. Meijer, P. C. Schmale and K. Van Zalinge, "A new curvature-corrected bandgap reference," *IEEE Journal of Solid-State Circuits*, vol. 17, no. 6, pp. 1139-1143, 1982.
- [70] J. M. Audy, "Temperature compensation bandgap voltage reference and method". USA Patent US5352973A, 04 10 1994.
- [71] S. Marinca, "Bandgap voltage reference circuit and method for producing a temperature curvature corrected voltage reference". USA Patent US6828847B1, 07 12 2004.
- [72] ATEC, "inTEST ATS645 Temperature Forcing System," [Online]. Available: https://www.atecorp.com/products/temptronic-intest/ats-645. [Accessed 11 12 2020].
- [73] G. Banarie, D. McDonagh, V. Bucur, S. Marinca and M. Bodea, "A BJT BiCMOS Temperature Sensor with a Two-Point Calibrated Inaccuracy of 0.1°C (3σ) from -40 to 125°C," in 2018 29th Irish Signals and Systems Conference (ISSC), Belfast, 2018.
- [74] S. Marinca, "Proportional to Absolute Temperature Circuit". USA Patent US9323275B2, 26 04 2016.

- [75] K. Souri and K. A. A. Makinwa, "A 0.12 mm2 7.4µW Micropower Temperature Sensor with an Inaccuracy of ±0.2°C (3σ) from -30 to 125°C," *IEEE Journal of Solid-State Circuits*, vol. 46, no. 7, pp. 1693-1700, 2011.
- [76] H. K. Gummel and H. C. Poon, "An integral charge control model of bipolar transistors," *Bell Syst. Tech. Journal*, vol. 49, p. 827–852, May-June 1970.
- [77] Pertijs, M. A. P.; Meijer, G. C. M.; Huijsing, J.H., "Precision temperature measurement using CMOS substrate pnp transistors," *Sensors Journal IEEE*, vol. 4, no. 1530-437X, pp. 294-300, 2004.
- [78] C. C. McAndrew and L. W. Nagel, "Early Effect Modeling in SPICE," Solid-State Circuits, IEEE Journal of, vol. 31, no. 1, pp. 136-138, 1996.
- [79] S. Marinca, G. Banarie, V. Bucur and M. Bodea, "A ±2m°C linearity silicon temperature sensor," in 2017 International Symposium on Signals, Circuits and Systems (ISSCS), Iasi, 2017.
- [80] D. Johns and K. W. Martin, Analog Integrated Circuit Design, John Wiley & Sons, 1997.
- [81] R. Schreier and G. C. Temes, Understanding Delta-Sigma Data Converters, Hoboken, NJ: IEEE Press, 2005.
- [82] J. C. Candy, "A use of limit cycle oscillations to obtain robust analog-to-digital converters," *IEEE Trans. Commun.*, Vols. COM-22, pp. 298-305, 1974.
- [83] T. Hayashi, Y. Inabe, K. Uchimura and A. Iwata, "A multistage delta-sigma modulator without double integration loop," in *ISSCC Dig. Techn. Pap.*, 1986.
- [84] R. W. Adams and T. W. Kwan, "Data-directed scrambler for multi-bit noiseshaping D/A converters". US Patent 5404142, 1995.
- [85] R. T. Baird and T. S. Fiez, "Improved SD DAC linearity using data weighted averaging," in Proc. 1995 IEEE Int. symp. Circuits Sys., 1995.
- [86] X. Ma, J. Xu and X. Wu, "Dual cycle shift data-weighted averaging technique for multi-bit Sigma-Delta Modulators," in *Electron Devices and Solid-State Circuits*, 2009. EDSSC 2009. IEEE International Conference of, 2009.
- [87] M. H. Shen, J. H. Tsai and P. C. Huang, "Random Swapping Dynamic Element Matching Technique for Glitch Energy Minimization in Current-Steering DAC," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 57, no. 5, pp. 369-373, 2010.

- [88] N. Rakuljic and I. Galton, "Tree-Structured DEM DACs with Arbitrary Numbers of Levels," *IEEE Transactions on Circuits and Systems – I: Regular Papers*, vol. 57, no. 2, pp. 313-322, 2010.
- [89] B. Razavi, Design of Analog CMOS Integrated Circuits, New York: McGraw-Hill, 2001.
- [90] P. E. Allen and D. R. Holberg, CMOS Analog Circuit Design, New York: Oxford University Press, 2002.
- [91] S. Rabii and B. A. Wooley, "A 1.8-V digital-audio sigma-delta modulator in 0.8um CMOS," *IEEE Journal of Solid-State Circuits*, vol. 32, no. 6, pp. 783-796, 1997.
- [92] S. Jeong, J.-y. Sim, D. Blaauw and D. Sylvester, "65nW CMOS temperature sensor for ultra-low power microsystems," in *Proceedings of the IEEE Custom Integrated Circuits Conference (CICC)*, 2013.
- [93] S. Marinca, "Circuit and method for compensating for Early effects". US Patent 9600015, 21 March 2017.